## 21<sup>st</sup> CSEC – Past Year Paper Solution (2019 – 2020 Semester 1) CE/CZ 1005 Digital Logic

Ans.  $1835_{10} = 72B_{16}$ 

(ii) Each digit in ASCII code is 7 bits so 8 digits are 56 bits.

Each digit in BCD is 4 bits so 8 digits are 32 bits.

(iii) ACE6<sub>16</sub> = ( $\underline{1}$ 010 1100 1101 0110)<sub>2</sub>

Receiver checks parity – odd and concludes no error. Therefore, transmitter and receiver agree on odd parity.

(iv) 2's complement number: 10010111

Taking 1's complement, we get 01101000

Adding 1, we get 01101001

 $(01101001)_2 = 1+8+32+64 = 105_{10}$ 

Signed decimal value = -105

Alternate method:-

Since  $\underline{1}$ 0010111 is a 2's complement number, the most significant bit (bold and underlined) determines the negative sign of the number, the decimal conversion can be carried out directly as -

$$(10010111)_2 = (-1)x2^7 + 2^4 + 2^2 + 2^1 + 2^0 = -128 + 16 + 4 + 2 + 1 = -105$$

(b) 
$$F = (w'+x+y+z') (w'y+xz')' (w'y'+xz)' \\ = (w'+x+y+z') (w'y)' (z')' (w'y')' (xz)' \quad [De Morgan's law] \\ = (w'+x+y+z') (w+y') (z) (w+y) (x'+z') \quad [De Morgan's law and Involution law] \\ = (w) (z) (x'+z') (x+y+w'+z') \quad [Distributive law] \\ = (wzx') (x+y+w'+z') \quad [Distributive law] \\ = (wzx'y) \quad [Distributive law]$$

(c) G (a, b, c, d) = (a XOR b) AND (c XNOR d)  
= 
$$(a \oplus b) \cdot (c \odot d)$$
  
=  $(ab'+a'b) (cd+c'd')$ 



Sum of minterms = a'bc'd'+a'bcd+ab'c'd'+ab'cd



Product of maxterms = (a+b)(c+d')(c'+d)(a'+b')



W is low when -

i) Both a and c are low

OR

OR

ii) e is low and f is high

2 (a) 
$$F = AB + (C^*)'(D^*) + (C^*)'(D^*) + A(C^*)(B)'(D^*)'$$

| \C*I |    | 12.8 | 202 |    |
|------|----|------|-----|----|
| AB/  | 00 | 01   | 11  | 10 |
| 00   | 0  | 1    | 0   | 0  |
| 01   | 0  | 1    | 0   | 0  |
| 11   | 1  | 1    | 1   | 1  |
| 10   | 0  | 1    | 0   | 1  |

If there are errors, please report using the form in bit.ly/SCSEPYPError

$$G^* = AD^* + (A'BC^*D^*)$$



Minimum cost POS expression for  $G^* = (A+C^*)(A+B)(D^*)$ 

- (b) Propagation delay is the average transition delay time for signal to propagate from input to output.
  - (ii) Carry propagation is the propagation of the carry's addition. When two numbers are summed, if they overflow their place, we carry a one to the next place.
  - (iii) Carry propagation can be reduced (hence increasing the speed of addition) by a special- purposed logic circuit called carry look-ahead circuit. A carry look-ahead adder improves speed by reducing the amount of time required to determine carry bits
- (c) (i) Device X

High state DC noise margin = 
$$V_{OH} - V_{IH} = 4.2 - 3.5 = 0.7$$
 volts Low state DC noise margin =  $V_{IL} - V_{OL} = 1.5 - 0.7 = 0.8$  volts Fan-out = min(  $\begin{bmatrix} I_{OL} / I_{IL} \end{bmatrix}$ ,  $\begin{bmatrix} I_{OH} / I_{IH} \end{bmatrix}$ ) = min (18, 15) = 15

## Device Y

High state DC noise margin = 4.5-3.6 = 0.9 volts Low state DC noise margin = 1.8-0.5 = 1.3 volts Fan-out = min(  $\left[I_{OL} / I_{IL}\right]$ ,  $\left[I_{OH} / I_{IH}\right]$ )

$$= min(13, 15) = 13$$

(ii) Yes device X will be able to drive device Y. Fan-out of device X is 15. Fan-out of device Y is 13. Fan-out specifies the number of standard loads that the output gate can drive. Since fan-out of X is greater than fan-out of Y, device X can drive device Y.

3 (a) x = 7'b1101101 x = 7'b0011011 x = 7'b1101111x = 7'b0000001

(b)



(c) Lets assume from the perspective of each ant, a movement to the Left is a '0' and the Right is a '1'. Then, for NO collision, they must all go Left or all go Right. So, we need to detect 000 or 111 = no\_col = 0.

module col\_detect (input d1, d2, d3, output col); assign col = ({d1,d2,d3} == 3'b000) ? 0 : (({d1,d2,d3} == 3'b111) ? 0:1); endmodule

4 (a) SR latch is the most basic circuit used for storing a bit.



An SR has two stable states, i.e., 0 and 1. The Q and not-Q outputs are supposed to be in opposite states. making both the S and R inputs equal to 1 result in both Q and not-Q being 0. For this reason, having both S and R equal to 1 is called an invalid or illegal state for the SR latch.



(c) (i) It is a Mealy FSM because the output can change in mid-state.

```
module FSM (Input RESET, CLK, T, output reg Y);
(ii)
         parameter sta = 2'b00, stb = 2'b01, stc = 2'b10, std = 2'b11;
         reg [1:0] n, s;
         always @* begin
                 if (RESET)
                     s<=sta;
                 else begin
                        n = s; Y = 1'b0;
                         case (s)
                              sta: if(T) n = stb;
                              stb: if(T) n = stc; else n = sta;
                              stc: begin
                                     if(T) n = std;
                                     else n = stc;
                                   end
                              std: if(!T) n = stc;
                          endcase
                        end
                      end
         endmodule
```

Solver: Parashar Kshitij

email ID: KSHITIJ003@e.ntu.edu.sg